Part Number Hot Search : 
AT88SC HAT3021R BZX85 ATS120SM AT88SC 0010321 MP100 MBR860F
Product Description
Full Text Search
 

To Download DS1321 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 of 13 features ? converts cmos sram into nonvolatile memory ? unconditionally write - protects sram when v cc is out of tolerance ? automatically switches to battery backup supply when v cc power failure occurs ? flexible memory organization - m ode 0: 4 banks with 1 sram each - mode 1: 2 banks with 2 srams each - mode 2: 1 bank with 4 srams each ? monitors voltage of a lithium cell and provides advanced warning of impending battery failure ? signals low - battery condition on active low battery warning output signal ? resets processor when power failure occurs and holds processor in reset during system power - up ? optional 5% or 10% power - fail detection ? 16- pin p dip, 16 - pin so and 20- pin tssop packages ? industrial temperature range of - 40c to +85c pin des cription v cci - +5v power supply input v cco - sram power supply output v bat - backup battery input a, b - address inputs cei1 - cei4 - chip enable inputs ceo1 - ceo4 - chip enable outputs tol - v cc tolerance select bw - battery warning output (open drain) rst - reset output (open drain) mode - mode input gnd - ground nc - no connection pin assignment DS1321 flexible nonvolatile controller with lithium battery monitor 1 2 3 4 20 19 18 17 5 6 7 8 9 10 11 12 13 14 15 16 nc DS1321e 20 - pin tssop v cci rst bw ceo1 ceo2 nc ceo3 ceo4 nc mode v cco v bat tol cei1 cei2 nc a/cei3 b/cei4 gnd 1 2 3 4 16 15 14 13 5 6 7 8 9 10 11 12 v cci rst bw ceo1 ceo2 ceo3 ceo4 mode v cco v bat tol ce i1 cei2 a/cei3 b/cei4 gnd DS1321 16 - pin p dip (300 mil s ) 1 2 3 4 16 15 14 13 5 6 7 8 9 10 11 12 v c ci rst bw ceo1 ceo2 ceo3 ceo4 mode v cco v bat tol cei1 cei2 a/cei3 b/cei4 gnd DS1321s 16 - pin so (150 mil s) 19 - 6 312 ; rev 6 / 1 2
DS1321 2 of 13 description the DS1321 flexible nonvolatile controller with lithium battery monitor is a cmos circuit which solves the application problem of converting cmos srams into nonvolatile memory. incoming power is monitored for an out - of - tolerance condition. when such a condition is detected, chip enable outputs are inhibited to accomplish write protection and the battery is switched on to supply the srams with uninterrupted power. special circuitry uses a low - leakage cmos process which affords precise voltage detection at extremely low battery consumption. one DS1321 can support as many as four srams arranged in any of three memory configurations. in addition to battery - backup support, the DS1321 performs the important function of moni toring the remaining capacity of the lithium battery and providing a warning before the battery reaches end - of - life. because the open - circuit voltage of a lithium backup battery remains relatively constant over the majority of its life, accurate battery mo nitoring requires loaded - battery voltage measurement. the DS1321 performs such measurement by periodically comparing the voltage of the battery as it supports an internal resistive load with a carefully selected reference voltage. if the battery voltage fa lls below the reference voltage under such conditions, the battery will soon reach end - of - life. as a result, the battery warning pin is activated to signal the need for battery replacement. memory backup the DS1321 performs all the circuit functions requi red to provide battery - backup for as many as four srams. first, the device provides a switch to direct power from the battery or the system power supply (v cci ). whenever v cci is less than the v cctp trip point and v cci is less than the battery voltage v bat , the battery is switched in to provide backup power to the sram. this switch has voltage drop of less than 0.2 volts. second, the DS1321 handles power failure detection and sram write - protection. v cci is constantly monitored, and when the supply goes out of tolerance, a precision comparator detects power failure and inhibits the four chip enable outputs in order to write - protect the srams. this is accomplished by holding ceo1 through ceo4 to within 0.2 volts of v cco w hen v cci is out of tolerance. if any cei is active (low) at the time that power failure is detected, the corresponding ceo signal is kept low until the cei signal is brought high again. once the cei signal is brought high, the ceo signal is taken high and held high until after v cci has returned to its nominal voltage level. if the cei signal is not brought high by 1.5 s after power failu re is detected, the corresponding ceo is forced high at that time. this specific scheme for delaying write protection for up to 1.5 s guarantees that any memory access in progress when power failure occurs will complete properly. power failure detection occurs in the range of 4.75 to 4.5 volts (5% tolerance) when the tol pin is wired to gnd or in the range of 4.5 to 4.25 volts (10% tolerance) when tol is connected to v cco .
DS1321 3 of 13 memory configurations the DS1321 can be configured via the mode pin for three different arrangements of the four attached srams. the state of the mode pin is latched at v cci = v cctp on power up. see figure 1 for details. memory configurations figure 1 mode = gnd (4 banks with 1 sram each): mode = v cco (2 banks with 2 sram each): mode floating (1 bank with 4 srams):
DS1321 4 of 13 battery voltage monitoring the DS1321 automatically perfo rms periodic battery voltage monitoring at a factory - programmed time interval of 24 hours. such monitoring begins within t rec after v cci rises above v cctp and is suspended when power failure occurs. after each 24 - hour period (t btcn ) has elapsed, the ds132 1 connects v bat to an internal 1 m ? test resistor (r int ) for one second (t btpw ). during this one second, if v bat falls below the factory - programmed battery voltage trip point (v btp ), the battery warning output bw is asserted. while bw is active, battery testing will be performed with period t btcw to detect battery removal and replacement. once asserted, bw remains active until the battery is physically removed and replaced by a fresh cell. the b attery is still retested after each v cc power - up, however, even if bw was active on power - down. if the battery is found to be higher than v btp during such testing, bw is deasserted and regular 24 - hour testing resum es. bw has an open- drain output driver. battery replacement following bw activation is normally done with v cci nominal so that sram data is not lost. during battery replacement, the minimum time duration between old battery detachment and new battery attachment (t bdba ) must be met or bw will not deactivate following attachment of the new battery. should bw not deactivate for this reason, the new battery can be detached for t bdba and then re - attached to clear bw . note: the DS1321 cannot constantly monitor an attached battery because such monitoring would drastically reduce the life of the battery. as a result, the DS1321 only tests the battery for one s econd out of every 24 hours and does not monitor the battery in any way between tests. if a good battery (one that has not been previously flagged with bw ) is removed between battery tests, the DS1321 may not immediately sense the remo val and may not activate bw until the next scheduled battery test. if a battery is then reattached to the DS1321, the battery may not be tested until the next scheduled test. note: battery monitoring is only a useful technique when te sting can be done regularly over the entire life of a lithium battery. because the DS1321 only performs battery monitoring when v cc is nominal, systems which are powered - down for excessively long periods can completely drain their lithium cells without rec eiving any advanced warning. to prevent such an occurrence, systems using the DS1321 battery monitoring feature should be powered - up periodically (at least once every few months) in order to perform battery testing. furthermore, anytime bw is activated on the first battery test after a power - up, data integrity should be checked via checksum or other technique. power monitoring the DS1321 automatically detects out - of - tolerance power supply conditions and warns a processor - based system o f impending power failure. when v cci falls below the trip point level defined by the tol pin (v cctp ), the v cci comparator activates the reset signal rst . reset occurs in the range of 4.75 to 4.5 volts (5% tolerance) when the tol pin is connected to gnd or in the range of 4.5 to 4.25 volts (10% tolerance) when tol is connected to v cco . rst also serves as a power - on reset during power - up. after v cci exceeds v cctp , rst will be held active for 200 ms nominal (t rpu ). this reset period is sufficiently long to prevent system operation during power - on transients and to allow t rec to expire. rst has an open- drain output driver.
DS1321 5 of 13 freshness seal mode when the battery is first attached to the DS1321 without v cc power applied, the device does not immediately provide battery - backup power on v cco . only after v cci exceeds v cctp will the DS1321 leave freshness seal mode. this mode allows a battery to be attached during manufacturing but not used until after the system has been activated for the first time. as a result, no battery energy is drained during storage and shipping. functional block diagram figure 2
DS1321 6 of 13 absolute maximum ratings voltage range on any pin relative to ground - 0.5v to + 6 .0v o perating temperature range - 40 c to +85 c storage temperature range - 55 c to +125c soldering temperature (reflow, so or tssop) + 260c lead temperature (soldering, 10 s) +300c this is a stress rating only and functional operation of the device at these or any oth er conditions above those indicated in the operation sections of this specification is not implied. exposure to absolute maximum rating conditions for extended periods of time may affect reliability. package thermal characteristics (note 1) pdip junction - to - ambient thermal resistance ( ja )..........95 c/w junction - to - case thermal resistance ( jc )35 c/w so junction - to - ambient thermal resistance ( ja )..........75 c/w junction - to - case thermal resistance ( jc )24 c/w tssop junction - to - ambient therm al resistance ( ja )...73.8 c/w junction - to - case thermal resistance ( jc )20 c/w note 1: package thermal resistances were obtained using the method described in jedec specification jesd51 - 7, using a four - layer board for the smt packages . for detailed information on package thermal considerations, refer to www.maxim - ic.com/thermal - tutorial . recommended operating conditions ( - 40c to +85c) parameter symbol min ty p max units notes supply voltage tol=gnd v cci 4.75 5.0 5.5 v 2 supply voltage tol=v cco v cci 4.5 5.0 5.5 v 2 battery supply voltage v bat 2.0 3.0 6.0 v 2 logic 1 input v ih 2.0 v cci +0.3 v 2. 13 logic 0 input v il - 0.3 +0.8 v 2, 13 dc elec trical characteristics ( - 40c to +85c; v cci v cctp ) parameter symbol min typ max units notes operating current (ttl inputs) i cc1 1 1.5 ma 3 operating current (cmos inputs) i cc2 100 150 a 3, 6 ram supply voltage v cco v cc1 - 0.2 v 2 ram suppl y current (v cco v cci - 0.2v) i cco1 185 ma 4 supply current (v cco v cci - 0.3v) i cco2 260 ma 5 v cc trip point (tol=gnd) v cctp 4.50 4.62 4.75 v 2 v cc trip point (tol=v cco ) v cctp 4.25 4.37 4.50 v 2 v bat trip point v btp 2.50 2.6 2.70 v 2 out put current @ 2.2v i oh - 1 ma 8, 11 output current @ 0.4v i ol 4 ma 8, 11
DS1321 7 of 13 input leakage i il - 1.0 +1.0 a output leakage i lo - 1.0 +1.0 a battery monitoring test load r int 0.8 1.2 1.5 m dc electrical characteristics ( - 40c to +85c; v cci < v bat ; v cci < v cctp ) parameter symbol min typ max units notes battery current i bat 100 na 3 battery backup current i cco3 500 a 7 supply voltage v cco v bat - 0.2 v 2 ceo output v ohl v bat - 0.2 v 2, 9 capacitance ( t a = + 25c) parameter symbol min typ max units notes input capacitance ( cei *, tol, mode) c in 7 pf output capacitance ( ceo *, bw , rst ) c out 7 pf ac electrical characteristics ( - 40c to +85c; v cci t v cctp ) parameter symbol min typ max units notes cei to ceo propagation delay t pd 12 20 ns ce pulse width t ce 1.5 s 1 2 v cc valid to end of write protection t rec 125 ms 10 v cc valid to cei inactive t pu 2 ms v cc valid to rst inactive t rpu 150 200 350 ms 1 1 v cc valid to bw valid t bpu 1 s 1 1 ac electrical characteristics ( - 40c to +85c; v cci < v cctp ) parameter symbol min typ max units notes v cc slew rate t f 150 s v cc fail detect to rst active t rpd 15 s 1 1 v cc slew rate t r 15 s ac electrical characteristics ( - 40c to +85c; v cci t v cctp ) parameter symbol min typ max units notes battery test to bw active t bw 1 s 1 1 battery test cycle - normal t btcn 24 hr battery test cycle - warning t btcw 5 s ba ttery test pulse width t btpw 1 s battery detach to battery attach t bdba 7 s battery attach to bw inactive t babw 1 s 1 1
DS1321 8 of 13 timing diagram: power - up note: if v bat > v cctp , v cco will begin to slew with v cci when v cci = v cctp .
DS1321 9 of 13 timing diagram: power - down notes: if v bat > v cctp , v cco will slew down with v cci until v cci = v cctp .
DS1321 10 of 13 timing diagram: battery warning detection note: t bw is measured from the expiration of the internal timer to the activation of the battery warn ing output bw . timing diagram: battery replacement
DS1321 11 of 13 notes: 2. all voltages referenced to ground. 3. measured with outputs open circuited. 4. i cco1 is the maximum average load which the DS1321 can supply to attached memories at v cco v cci - 0.2v. 5. i cco2 is the maximum average load which the DS1321 can supply to attached memories at v cco v cci - 0.3v. 6. all inputs within 0.3v of ground or v cci . 7. i cco3 is the maximum average load current which the DS1321 can supply to the m emories in the battery backup mode at v cco v bat - 0.2v. 8. measured with a load as shown in figure 1. 9. chip enable outputs ceo1 - ceo4 can only sustain leakage current in the battery backup mode. 10. ceo1 through ceo4 will be held high for a time equal to t rec after v cci crosses v cctp on power - up. 11. bw and rst are open drain outputs and, as such, cannot source current. external pullu p resistors should be connected to these pins for proper operation. both bw and rst can sink 10 ma. 12. t ce maximum must be met to ensure data integrity on power down. 13. in battery backup mode, inputs must never be below ground or above v cco . 14. the DS1321 is recognized by underwriters laborator ies (u l ) under file e99151. dc test conditions outputs open all voltages are referenced to ground ac test conditions output load: see below input pulse levels: 0 - 3.0v timing measurement reference levels input: 1.5v output: 1.5v input pulse rise and fall times: 5 ns
DS1321 12 of 13 output load figure 3 *including scope and jig capacitance ordering information part temp range pin - package DS1321+ - 40c to +85c 16 pdip DS1321s+ - 40c to +85c 16 so DS1321e+ - 40c to +85c 20 tssop + denotes a lead(pb) - free/rohs - compliant package. package information for the latest package outline information and land patterns (footprints), go to www.maxim - ic.com/packages . note that a +, #, or - in the package code indicates rohs status only. package drawings may show a different suffix character, but the drawing pertains to the package regardless of rohs status. package type package code o utline no. l and pattern no. 16 pdip p16+1 21 - 0043 ? 16 so s16+1 21 - 0041 90 - 0097 20 tssop u20+1 21 - 0066 90 - 0116
DS1321 13 of 13 maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a maxim product. no cir cuit patent licenses are implied. maxim reserves the right to change the circuitry and specifications without notice at any time. maxim integrated products, inc. 160 rio robles , san jose, ca 95134 usa 1 - 408 - 601 - 1000 ? 2012 maxim integrated products maxim is a registered trademark of maxim integrated products, inc. data sheet revision summary the following repre sent the key differences between 03/26/96 and 06/12/97 version of the DS1321 data sheet. please review this summary carefully. 1. changed i cco1 from 200 to 185 ma max 2. changed i cco2 from 350 to 260 ma max 3. changed v btp from 2.55 - 2.65v to 2.50 - 2.70v 4. cha nged r im from 1.0 typ to 1.2 m ? and 1.4 max to 1.5 m ? 5. changed t pd from 5 typ, 15 max to 12 typ, 20 max 6. changed t rpo units from ns to s 7. changed block diagram to show u.l. compliance the following represent the key differences between 06/12/97 and 09/2 9/97 version of the DS1321 data sheet. please review this summary carefully. 1. changed ac test conditions the following represent the key differences between 09/29/97 and 12/12/97 version of the DS1321 data sheet. please review this summary carefully. 1. removed preliminary from title bar. 2. specified which inputs and outputs are relevant for c in and c out specs. this is not a change, just a clarification. the following represent the key differences between 12/12/97 and 6/ 12 version of the DS1321 dat a sheet. please review this summary carefully. 1. replace logo and clarify package types. 2. u pdate ordering, soldering, and package information; add package thermal data.


▲Up To Search▲   

 
Price & Availability of DS1321

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X